39 results on '"Xuan, Zeng"'
Search Results
2. ROI-HIT: Region of Interest-Driven High-Dimensional Microarchitecture Design Space Exploration.
3. pNeurFill: Enhanced Neural Network Model-Based Dummy Filling Synthesis With Perimeter Adjustment.
4. BBGP-sDFO: Batch Bayesian and Gaussian Process Enhanced Subspace Derivative Free Optimization for High-Dimensional Analog Circuit Synthesis.
5. GNN-Cap: Chip-Scale Interconnect Capacitance Extraction Using Graph Neural Network.
6. Unleashing the Power of Graph Spectral Sparsification for Power Grid Analysis via Incomplete Cholesky Factorization.
7. Correlated Bayesian Model Fusion: Efficient High-Dimensional Performance Modeling of Analog/RF Integrated Circuits Over Multiple Corners.
8. A Batched Bayesian Optimization Approach for Analog Circuit Synthesis via Multi-Fidelity Modeling.
9. Automatic Op-Amp Generation From Specification to Layout.
10. Analog Circuit Yield Optimization via Freeze-Thaw Bayesian Optimization Technique.
11. Fast Statistical Analysis of Rare Failure Events With Truncated Normal Distribution in High-Dimensional Variation Space.
12. Faster Region-Based Hotspot Detection.
13. Correlated Rare Failure Analysis via Asymptotic Probability Evaluation.
14. Hotspot Detection via Attention-Based Deep Layout Metric Learning.
15. An Efficient Batch-Constrained Bayesian Optimization Approach for Analog Circuit Synthesis via Multiobjective Acquisition Ensemble.
16. Efficient Layout Hotspot Detection via Binarized Residual Neural Network Ensemble.
17. A Novel and Unified Full-Chip CMP Model Aware Dummy Fill Insertion Framework With SQP-Based Optimization Method.
18. Efficient Statistical Analysis for Correlated Rare Failure Events via Asymptotic Probability Approximation.
19. Efficient Rare Failure Analysis Over Multiple Corners via Correlated Bayesian Inference.
20. Efficient Parametric Yield Estimation Over Multiple Process Corners via Bayesian Inference Based on Bernoulli Distribution.
21. Graph-Constrained Sparse Performance Modeling for Analog Circuit Optimization via SDP Relaxation.
22. Interlayer Cooling Network Design for High-Performance 3D ICs Using Channel Patterning and Pruning.
23. Smart-MSP: A Self-Adaptive Multiple Starting Point Optimization Approach for Analog Circuit Synthesis.
24. Efficient Yield Optimization for Analog and SRAM Circuits via Gaussian Process Regression and Adaptive Yield Estimation.
25. Efficient Memory Partitioning for Parallel Data Access in FPGA via Data Reuse.
26. C-YES: An Efficient Parametric Yield Estimation Approach for Analog and Mixed-Signal Circuits Based on Multicorner-Multiperformance Correlations.
27. Improved Tangent Space-Based Distance Metric for Lithographic Hotspot Classification.
28. Harvesting Design Knowledge From the Internet: High-Dimensional Performance Tradeoff Modeling for Large-Scale Analog Circuits.
29. Efficient Hybrid Performance Modeling for Analog Circuits Using Hierarchical Shrinkage Priors.
30. Efficient Spatial Variation Modeling of Nanoscale Integrated Circuits Via Hidden Markov Tree.
31. Layout Decomposition Co-Optimization for Hybrid E-Beam and Multiple Patterning Lithography.
32. Efficient Transient Analysis of Power Delivery Network With Clock/Power Gating by Sparse Approximation.
33. MOS Table Models for Fast and Accurate Simulation of Analog and Mixed-Signal Circuits Using Efficient Oscillation-Diminishing Interpolations.
34. Binning Optimization for Transparently-Latched Circuits.
35. Efficient Approximation Algorithms for Chemical Mechanical Polishing Dummy Fill.
36. Multicore Parallelization of Min-Cost Flow for CAD Applications.
37. Model Order Reduction of Parameterized Interconnect Networks via a Two-Directional Arnoldi Process.
38. A Novel Optimization Method for Parametric Yield: Uniform Design Mapping Distance Algorithm.
39. Power-optimal simultaneous buffer insertion/sizing and wire sizing for two-pin nets.
Catalog
Books, media, physical & digital resources
Discovery Service for Jio Institute Digital Library
For full access to our library's resources, please sign in.