Search

Showing total 8 results
8 results

Search Results

1. A Model-Based Approach Digital Pre-Distortion Method for Current-Steering Digital-to-Analog Converters.

2. A 1.2-A Calibration-Free Hybrid LDO With In-Loop Quantization and Auxiliary Constant Current Control Achieving High Accuracy and Fast DVS.

3. A 7-Bit 7-GHz Multiphase Interpolator-Based DPC for CDR Applications.

4. ShortcutFusion: From Tensorflow to FPGA-Based Accelerator With a Reuse-Aware Memory Allocation for Shortcut Data.

5. Spatially Coupled Serially Concatenated Codes: Performance Evaluation and VLSI Design Tradeoffs.

6. Low-Complexity Resource-Shareable Parallel Generalized Integrated Interleaved Encoder.

7. Analysis of a Multiwire, Multilevel, and Symbol Correlation Combination Scheme.

8. A Fixed Latency ORBGRAND Decoder Architecture With LUT-Aided Error-Pattern Scheduling.