1. Modular high-performance 2-μm CCD-BiCMOS process technology for application-specific image sensors and image sensor systems on a chip
- Author
-
J. R. Fischer, Robert H. Philbrick, Eric J. Meisenzahl, Antonio S. Ciccarelli, J.M. Andrus, Herbert J. Erhardt, R. Michael Guidash, Timothy J. Kenney, and Paul P. Lee
- Subjects
Engineering ,Analogue electronics ,business.industry ,Design of experiments ,Image processing ,Hardware_PERFORMANCEANDRELIABILITY ,Modular design ,Chip ,CMOS ,Digital image processing ,Hardware_INTEGRATEDCIRCUITS ,Electronic engineering ,Image sensor ,business - Abstract
A 2 micrometers BiCMOS process module has been developed for incorporation into existing high performance 2-phase CCD processes, to enable integration of digital and analog circuits on- chip with the CCD image sensor. The modular process architecture allows the integration of CMOS, NPN bipolar or BiCMOS circuits without affecting the baseline CCD characteristics. A design of experiments approach was employed using process and device simulation tools and selected physical experiments, to optimize CMOS and NPN device performance and process latitude. Both enhancement and depletion mode Poly-1 and Poly-2 CMOS devices were realized and demonstrated good long channel behavior down to 1.6 micrometers drawn. A 12 V, 2.5 GHz, low collector resistance NPN was also produced. Experimental process splits were used to demonstrate and verify that the CMOS and NPN process module incorporation did not affect the CCD device characteristics or yield. CMOS circuit performance was found to be comparable to that of a standard 2 micrometers CMOS process. Finally, a trilinear sensor with on-chip timing generation and correlated double sample was designed and fabricated. To our knowledge this is the first demonstration of high performance CCD, 2 micrometers CMOS, and an isolated vertical NPN, integrated on the same chip.
- Published
- 1995
- Full Text
- View/download PDF