Search

Showing total 298 results
298 results

Search Results

1. Low-Power SAR ADC Design: Overview and Survey of State-of-the-Art Techniques.

2. Filtering Power Amplifier With Wide Bandwidth Using Discriminating Coupling.

3. A 32–40 GHz 7-bit Bi-Directional Phase Shifter With 0.36 dB/1.6° RMS Magnitude/Phase Errors for Phased Array Systems.

4. Analysis and Measurement of Noise Suppression in a Nonlinear Regenerative Amplifier.

5. An Integrator-Differentiator Transimpedance Amplifier Using Tunable Linearized High-Value Multi-Element Pseudo-Resistors.

6. Miniaturized Broadband Doherty Power Amplifier Using Simplified Output Matching Topology.

7. Walsh-Hadamard-Based Orthogonal Sampling Technique for Parallel Neural Recording Systems.

8. Methodology for Readout and Ring Oscillator Optimization Toward Energy-Efficient VCO-Based ADCs.

9. A Greedy Search Approach for Time-Interleaved ADCs Calibration Based on NRZ Input Patterns.

10. A 56-Gbps PAM-4 Wireline Receiver With 4-Tap Direct DFE Employing Dynamic CML Comparators in 65 nm CMOS.

11. Saturated Threshold Event-Triggered Control for Multiagent Systems Under Sensor Attacks and Its Application to UAVs.

12. Ripple Suppression in Capacitive-Gain Chopper Instrumentation Amplifier Using Amplifier Slicing.

13. Real-Time Downsampling in Digital Storage Oscilloscopes With Multichannel Architectures.

14. Scalable Fully Pipelined Hardware Architecture for In-Network Aggregated AllReduce Communication.

15. Connectivity status of fuzzy graphs.

16. Analysis and Design of a Charge Sampler With 70-GHz 1-dB Bandwidth in 130-nm SiGe BiCMOS.

17. Self-Synchronized DS/SS With High Spread Factors for Robust Millimeter-Wave Datalinks.

18. Design of a Quadband Doherty Power Amplifier With Large Power Back-Off Range.

19. A Transimpedance-to-Noise Optimized Analog Front-End With High PSRR for Pulsed ToF Lidar Receivers.

20. Distributed Fault Detection and Control for Markov Jump Systems Over Sensor Networks With Round-Robin Protocol.

21. A Capacitively Coupled CT Δ ΣM With Chopping Artifacts Rejection for Sensor Readout ICs.

22. Low-Noise Broadband CMOS TIA Based on Multi-Stage Stagger-Tuned Amplifier for High-Speed High-Sensitivity Optical Communication.

23. An Integrated Discrete-Time Delay-Compensating Technique for Large-Array Beamformers.

24. Subsampling Mismatch Noise Cancellation for High-Speed Continuous-Time DACs.

25. A 2.4–6 GHz Broadband GaN Power Amplifier for 802.11ax Application.

26. Analysis and Design of a Broadband Receiver Front End for 0.1-to-40-GHz Application.

27. A Fast-Transient Low-Dropout Regulator With Current-Efficient Super Transconductance Cell and Dynamic Reference Control.

28. Jitter-Power Trade-Offs in PLLs.

29. A 1.25 μJ per Measurement Ultrasound Rangefinder System in 65 nm CMOS for Explorations With a Swarm of Sensor Nodes.

30. A 660 MHz–5 GHz 6-Phase/3-Phase Transmitter With Cancellation of Counter-Intermodulation Distortion and Improved Image Rejection.

31. A Galvanic Isolated Amplifier Based on CMOS Integrated Hall-Effect Sensors.

32. A Novel Topology of Coupled Phase-Locked Loops.

33. Frequency Splitting Elimination and Utilization in Magnetic Coupling Wireless Power Transfer Systems.

34. A Broadband Doherty Power Amplifier With Hybrid Class-EFJ Mode.

35. A PVT-Resilient, Highly-Linear Fifth-Order Ring-Oscillator-Based Filter.

36. Design Method for Compact Multifunctional Reconfigurable Filtering Power Divider on a New Tunable Three-Port Multi-Mode Topology.

37. A Class-D FVF LDO With Multi-Level PWM Gate Control, 280-ns Settling Time, and No Overshoot/Undershoot.

38. A 12-GHz Calibration-Free All-Digital PLL for FMCW Signal Generation With 78 MHz/μs Chirp Slope and High Chirp Linearity.

39. Broadband Fully Integrated GaN Power Amplifier With Minimum-Inductance BPF Matching and Two-Transistor AM-PM Compensation.

40. A CMOS Peak Detect and Hold Circuit With Auto-Adjust Charging Current for NS-Scale Pulse ToF Lidar Application.

41. High Sensitivity and Dynamic-Range 25 Gbaud Silicon Receiver Chipset With Current-Controlled DC Adjustment Path and Cube-Shape Ge-on-Si PD.

42. An Efficient Sinusoid-Like Pseudo Random Sequence Modulator/Demodulator System With Reduced Adjacent Channel Leakage and High Rejection to Random and Systematic Interference.

43. InP DHBT Single-Stage and Multiplicative Distributed Amplifiers for Ultra- Wideband Amplification.

44. A Calibration-Free Ring-Oscillator PLL With Gain Tracking Achieving 9% Jitter Variation Over PVT.

45. Tri-Phasing Modulation for Efficient and Wideband Radio Transmitters.

46. A 5–13.5 Gb/s Multistandard Receiver With High Jitter Tolerance Digital CDR in 40-nm CMOS Process.

47. An 80 MHz Bandwidth and 26.8 dBm OOB IIP3 Transimpedance Amplifier With Improved Nested Feedforward Compensation and Multi-Order Filtering.

48. O⁴-DNN: A Hybrid DSP-LUT-Based Processing Unit With Operation Packing and Out-of-Order Execution for Efficient Realization of Convolutional Neural Networks on FPGA Devices.

49. Theory and Algorithms for Pulse Signal Processing.

50. I/Q Imbalance Compensation in Wideband Millimeter-Wave Transmitters Using a Single Undersampling ADC.