1. SALVO process for sub-50 nm low-V/sub T/ replacement gate CMOS with KrF lithography
- Author
-
R. Cirelli, D. Barr, H.-H. Vuang, E.J. Lloyd, J.T.-C. Lee, M.R. Baker, C.P. Chang, E. Ferry, M. Frei, J.F. Miner, A. Kornbllit, T.W. Sorsch, M. Bude, S.N. Rogers, J.L. Grazul, C.S. Pai, Rafael N. Kleiman, William M. Mansfield, K. Bolan, F.P. Klemens, and Frieder H. Baumann
- Subjects
Materials science ,Fabrication ,business.industry ,Process (computing) ,Nanotechnology ,law.invention ,Controllability ,Ion implantation ,CMOS ,Etching (microfabrication) ,law ,Optoelectronics ,Photolithography ,business ,Lithography - Abstract
We present the SALVO CMOS process, first device data and simulation study with the following features: (1) self-aligned local channel implants for SCE reduction; (2) sub-50 nm fabrication using only current production tools; (3) replacement gate with dual-polysilicon for low V/sub T/; (4) low aspect-ratio gates with CD insensitive to lithography and etch profile variability. The first demonstration of SALVO process shows it is a viable candidate for future ULSI CMOS production, in view of its versatility, controllability and compatibility.
- Published
- 2002
- Full Text
- View/download PDF