1. Slow-envelope shaping function FPGA implementation for 5G NR envelope tracking PA
- Author
-
Universitat Politècnica de Catalunya. Doctorat en Teoria del Senyal i Comunicacions, Universitat Politècnica de Catalunya. Departament de Teoria del Senyal i Comunicacions, Universitat Politècnica de Catalunya. CSC - Components and Systems for Communications Research Group, Li, Wantao, Bartzoudis, Nikolaos, Rubio Fernández, José, López Bueno, David, Montoro López, Gabriel, Gilabert Pinal, Pere Lluís, Universitat Politècnica de Catalunya. Doctorat en Teoria del Senyal i Comunicacions, Universitat Politècnica de Catalunya. Departament de Teoria del Senyal i Comunicacions, Universitat Politècnica de Catalunya. CSC - Components and Systems for Communications Research Group, Li, Wantao, Bartzoudis, Nikolaos, Rubio Fernández, José, López Bueno, David, Montoro López, Gabriel, and Gilabert Pinal, Pere Lluís more...
- Abstract
This paper focuses on the FPGA implementation of a slew-rate reduction (SR) shaping function for envelope tracking (ET) power amplifiers (PAs). The SR envelope has been proved effective to trade-off power efficiency and linearity in ET PA systems where the envelope tracking modulator (ETM) is bandwidth limited. However, the implementation issues need to be addressed when targeting high clock rates to cope with current 5G new radio wide-band signals. This paper shows the FPGA implementation of the SR envelope generation. We explore the use of high-level synthesis (HLS) for the SR envelope generation to evaluate the performance and resource usage of the hardware architecture. The HLS design is also compared with a hand-written hardware description language (HDL) version. An in-depth analysis shows strengths and limitations of the HLS design to meet the timing constraints when considering a throughput of 614.4 MSa/s. © 2022 IEEE., Peer Reviewed, Postprint (published version) more...
- Published
- 2022