1. Photonic integrated circuits: new challenges for lithography
- Author
-
Caroline Porschatis, Holger Lerch, Thorsten Wahlbrink, Andreas Prinzen, Jens Bolten, and Anna Lena Giesecke
- Subjects
Engineering ,Silicon photonics ,Feature Dimension ,Fabrication ,business.industry ,Photonic integrated circuit ,Hardware_INTEGRATEDCIRCUITS ,Electronic engineering ,Figure of merit ,Wafer ,business ,Lithography ,Critical dimension - Abstract
In this work routes towards the fabrication of photonic integrated circuits (PICs) and the challenges their fabrication poses on lithography, such as large differences in feature dimension of adjacent device features, non-Manhattan-type features, high aspect ratios and significant topographic steps as well as tight lithographic requirements with respect to critical dimension control, line edge roughness and other key figures of merit not only for very small but also for relatively large features, are highlighted. Several ways those challenges are faced in today’s low-volume fabrication of PICs, including the concept multi project wafer runs and mix and match approaches, are presented and possible paths towards a real market uptake of PICs are discussed.
- Published
- 2016
- Full Text
- View/download PDF