18 results on '"Ansari, Mohammad Saeed"'
Search Results
2. Exploration of Activation Fault Reliability in Quantized Systolic Array-Based DNN Accelerators
3. Low-Power Approximate Logarithmic Squaring Circuit Design for DSP Applications
4. A Logarithmic Floating-Point Multiplier for the Efficient Training of Neural Networks
5. Strengthened 32‐bit AES implementation: Architectural error correction configuration with a new voting scheme
6. An Improved Logarithmic Multiplier for Energy-Efficient Neural Computing
7. Fast and low‐power leading‐one detectors for energy‐efficient logarithmic computing
8. Hardware acceleration of the novel two dimensional Burrows‐Wheeler Aligner algorithm with maximal exact matches seed extension kernel
9. Hardware-Efficient Approximate Arithmetic Circuits for Deep Learning and Other Computation-Intensive Applications
10. Improving the Accuracy and Hardware Efficiency of Neural Networks Using Approximate Multipliers
11. Characterizing Approximate Adders and Multipliers Optimized under Different Design Constraints
12. Approximate Leading One Detector Design for a Hardware-Efficient Mitchell Multiplier
13. A Hardware-Efficient Logarithmic Multiplier with Improved Accuracy
14. Hardware acceleration of the novel two dimensional Burrows‐Wheeler Aligner algorithm with maximal exact matches seed extension kernel.
15. Low-Power Approximate Multipliers Using Encoded Partial Products and Approximate Compressors
16. A novel gate grading approach for soft error tolerance in combinational circuits
17. Energy‐efficient network design via modelling: optimal designing point for energy, reliability, coverage and end‐to‐end delay
18. Low power modular redundancy: a power efficient fault tolerant approach for digital circuits.
Catalog
Books, media, physical & digital resources
Discovery Service for Jio Institute Digital Library
For full access to our library's resources, please sign in.