1. Improvements in polysilicon etch bias and transistor gate control with module level APC methodologies
- Author
-
Williams, David A., Locander, Aaron R., Herrera, Ted, Garza, John D., and Parker, Cynthia K.
- Subjects
Etching -- Methods ,Semiconductor industry -- Production processes ,Semiconductor industry ,Business ,Computers ,Electronics ,Electronics and electrical industries - Abstract
The targeting of transistor gate length is a primary driver of device performance. The targeting of the physical gate critical dimension (CD) greatly impacts the electrical gate dimension. Traditionally, continual monitoring and manual offsets to compensate for lithographic and etch equipment variability have been used to control gate CDs. This paper discusses how advanced process control techniques were applied to the 0.13-[micro]m polysilicon (poly) patterning process. Both scanner and etch equipment were controlled using a combination of feedforward and feedback loops. As a result, significant engineering labor was saved, and gate CD 3 sigma results improved 12%, correlating to improved device performance and enhanced yield. Index Terms--Etching, lithography, process control, semiconductor device manufacture.
- Published
- 2005