Back to Search Start Over

A Reconfigurable Low-Power BDD Logic Architecture Using Ferroelectric Single-Electron Transistors.

Authors :
Liu, Lu
Li, Xueqing
Narayanan, Vijaykrishnan
Datta, Suman
Source :
IEEE Transactions on Electron Devices. Mar2015, Vol. 62 Issue 3, p1052-1057. 6p.
Publication Year :
2015

Abstract

This paper presents ferroelectric single-electron transistors (SETs) with tunable tunnel barriers and their application in a reconfigurable binary decision diagram (BDD) logic architecture. In this experimental demonstration, the SETs can be programmed into short, open, and Coulomb blockade modes to construct the BDD fabric. We experimentally demonstrate the decision node, consisting of two SETs, with robust path switching characteristics. Harnessing such programmability and path switching features, a nonvolatile reconfigurable low-power BDD logic is achieved. A ferroelectric dielectric-based split gate configuration and a differential biasing scheme are utilized to share the programming resources and reduce the energy consumption. Peripheral interface circuits are designed to recover the output signal swing for cascaded BDD logic demonstration and to provide noise immunity. The simulation shows that with sufficient circuitry complexity or a latched dynamic CMOS interface, the proposed BDD architecture achieves higher power efficiency than CMOS at the same throughput delay. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189383
Volume :
62
Issue :
3
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
101110074
Full Text :
https://doi.org/10.1109/TED.2015.2395252