Back to Search Start Over

A 80 mW 40 Gb/s Transmitter With Automatic Serializing Time Window Search and 2-tap Pre-Emphasis in 65 nm CMOS Technology.

Authors :
Huang, Ke
Wang, Ziqiang
Zheng, Xuqiang
Zhang, Chun
Wang, Zhihua
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers. May2015, Vol. 62 Issue 5, p1441-1450. 10p.
Publication Year :
2015

Abstract

This paper presents a 40 Gb/s (38.4-to-46.4 Gb/s) half rate SerDes transmitter with automatic serializing time window search and 2-tap pre-emphasis. By implementing a serializing time window search loop, the serializing timing is guaranteed and circuits running at the highest speed such as latches for retiming and clock tree buffers for delay matching are eliminated. A divider-less sub-harmonically injection-locked PLL (SILPLL) with auto-adjust injection timing is employed to provide low jitter clock source. A power-efficient 2-tap feed-forward equalizer (FFE) based on open loop 1-UI delay generation is implemented as the transmitter equalizer. Fabricated in 65 nm CMOS technology, the transmitter running at 40 Gb/s consumes 80 mW power under 1.2 V supply. The PLL RMS jitter is 98 fs integrating from 100 Hz to 100 MHz and the total jitter of 40 Gb/s eye diagram is 6.7 ps for 1e-12 BER. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15498328
Volume :
62
Issue :
5
Database :
Academic Search Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
102387235
Full Text :
https://doi.org/10.1109/TCSI.2015.2411791