Back to Search Start Over

Design Methodology of Subthreshold Three-Stage CMOS OTAs Suitable for Ultra-Low-Power Low-Area and High Driving Capability.

Authors :
Grasso, Alfio Dario
Marano, Davide
Palumbo, Gaetano
Pennisi, Salvatore
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers. Jun2015, Vol. 62 Issue 6, p1453-1462. 10p.
Publication Year :
2015

Abstract

A design methodology for three-stage CMOS OTAs operating in the subthreshold region is presented. The procedure is focused on the development of ultra-low-power amplifiers requiring low silicon area but being able to drive high capacitive loads. Indeed, by following the presented methodology we designed a CMOS OTA in a 0.35-\mum technology that occupies only 4.4\cdot 10^-3\ mm^2, is powered with a 1-V supply, exhibits 120-dB DC gain and is able to drive a capacitive load up to 200 pF. Thanks to proposed methodology, the OTA is able to provide a 20-kHz unity gain bandwidth while consuming 195 nW, even under the high load considered. Moreover, the slew rate enhancer circuit in addition to the class AB output stage allows an average slew rate higher than 5 mV/\mus with the 200 pF load. Comparison with prior art shows an improvement factor in the figures of merit higher than 5. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15498328
Volume :
62
Issue :
6
Database :
Academic Search Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
103025599
Full Text :
https://doi.org/10.1109/TCSI.2015.2411796