Back to Search Start Over

Efficient routing in network-on-chip for 3D topologies.

Authors :
Silva Junior, Luneque
Nedjah, Nadia
De Macedo Mourelle, Luiza
Source :
International Journal of Electronics. Oct2015, Vol. 102 Issue 10, p1695-1712. 18p.
Publication Year :
2015

Abstract

With the increasing of the integration capability intra-chip, nowadays numerous integrated systems explore a set ofprocessing elements, such as in multicore processors. An efficient interconnection of those elements can be obtained via the use ofNetwork on chip(NoC). This approach is similar to the traditional computer networks where, not restricted to multiprocessors, it is possible to interconnect several dedicated devices. Like other networks, NoCs can be arranged in different topologies, such as ring, mesh and torus. It has shared links that can be used in the transmission of packets of different nodes. Thus, the network congestion is an issue and must be treated to reduce delays. Algorithms based on ant colony optimisation have proven to be effective in static routing in systems designed to perform a fixed set of tasks, or where the communication pattern is known. This article introduces 3D ant colony routing (3D-ACR) and applies it as routing policy of NoCs having three different 3D topologies: mesh, torus and hypercube. Experimental results show that 3D ant colony routing performs consistently better compared with the previously proposed routing strategies. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
00207217
Volume :
102
Issue :
10
Database :
Academic Search Index
Journal :
International Journal of Electronics
Publication Type :
Academic Journal
Accession number :
108303368
Full Text :
https://doi.org/10.1080/00207217.2014.989545