Back to Search Start Over

Preventing Glitches Circuit in Flash ADC.

Authors :
Jih-Fu Tu
Source :
International Journal on Electrical Engineering & Informatics. Jun2011, Vol. 3 Issue 2, p178-193. 16p.
Publication Year :
2011

Abstract

The purpose of this paper is to design a prevented glitch circuit (PGC) to avoid the destroyed that is caused to glitch in the paralleling comparator Flash ADC. The advantages of this prevented glitch circuit are high-speed, lower power consumption, and size effective, furthermore, it also reduce the faults. We used the TSPC's D flip-flop to achieve this prevented glitch circuit where reduces and improves the glitches and faults, respectively. The PGC is simulated by the Tanner Pro. 13.0 with Generic0_25µm techniques in 0.25-µm. Summarizing the features of this implemented circuit is lower power of 3.3V at 333.3MHz, higher area density is 89.6%, and lower area size is 1221.16x721.793µm². [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
20856830
Volume :
3
Issue :
2
Database :
Academic Search Index
Journal :
International Journal on Electrical Engineering & Informatics
Publication Type :
Academic Journal
Accession number :
110872317