Back to Search Start Over

Vertical Slit FET at 7-nm Node and Beyond.

Authors :
Yang, Ping-Lin
Hook, Terence B.
Oldiges, Philip J.
Doris, Bruce B.
Source :
IEEE Transactions on Electron Devices. Aug2016, Vol. 63 Issue 8, p3327-3334. 8p.
Publication Year :
2016

Abstract

This paper investigates the n-type vertical slit FET (VeSFET) performance at 7-nm node and beyond by TCAD simulation. VeSFET is a twin-gate device with 3-D monolithic integration-friendly vertical terminals and horizontal channel manufactured based on SOI wafer with conventional CMOS fabrication hardware. The second gate provides the capability of transistor behavior adjustment and the potential for advanced circuit designs. The results show that VeSFET can provide high I {\mathrm {eff}} to I {\mathrm {off}} ratio, low gate capacitance, high \Delta V {t}/ V { {\textit{g2s}}} , and competitive drive capability with respect to a reference FinFET of comparable dimensions. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
00189383
Volume :
63
Issue :
8
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
117001859
Full Text :
https://doi.org/10.1109/TED.2016.2577629