Back to Search Start Over

System Level Modeling of Timing Margin Loss Due to Dynamic Supply Noise for High-Speed Clock Forwarding Interface.

Authors :
Shim, Yujeong
Oh, Dan
Source :
IEEE Transactions on Electromagnetic Compatibility. Aug2016 Part 2, Vol. 58 Issue 4, p1349-1358. 10p.
Publication Year :
2016

Abstract

Supply noise is conventionally modeled as a fixed voltage noise specification. Modern integrated circuit design cannot meet a conventional fixed voltage noise specification due to large dynamic noise. These days, applications of multicore system-on-chip (SoC) and multichip system-in-package become very common. The impact of dynamic noise can be even more detrimental for multicore or SoC design as supply noise can be completely uncorrelated between two regions whose powers are different. Accurate modeling of noise impact requires a new approach that can account for any jitter tracking in clock forwarding systems. In this paper, a comprehensive dynamic noise modeling methodology is presented to analyze jitter impact in various clock forwarding interfaces for multicore and SoC designs. The proposed method uses the frequency-dependent jitter sensitivity function with a noise spectrum to model the desired jitter tracking. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189375
Volume :
58
Issue :
4
Database :
Academic Search Index
Journal :
IEEE Transactions on Electromagnetic Compatibility
Publication Type :
Academic Journal
Accession number :
117122937
Full Text :
https://doi.org/10.1109/TEMC.2016.2574720