Back to Search Start Over

A Digital Ground Distance Relaying Algorithm to Reduce the Effect of Fault Resistance during Single Phase to Ground and Simultaneous Faults.

Authors :
Razaz, Mohammad
Seifossadat, Seyyed Ghodratollah
Razaz, Morteza
Joorabian, Mahmood
Source :
Majlesi Journal of Electrical Engineering. Sep2016, Vol. 10 Issue 3, p85-92. 8p.
Publication Year :
2016

Abstract

This paper provides an algorithm of fault resistance compensation for digital ground distance relay considering the voltage and current transformer effects. Performance of the conventional ground distance relaying manner is adversely affected by different ground faults and also typical type, called a simultaneous open conductor and ground fault. The proposed scheme by using local-end data only, has shown satisfactory performances under wide variations in fault location, with different values of fault resistance and having positive and negative of power transfer angle. The presented method which has been carried out on the IEEE 14 bus benchmark is executed in PSCAD/EMTDC and MATLAB software, and the results show the accurate performance of mentioned configuration. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
2345377X
Volume :
10
Issue :
3
Database :
Academic Search Index
Journal :
Majlesi Journal of Electrical Engineering
Publication Type :
Academic Journal
Accession number :
118857198