Back to Search Start Over

High-Performance Pi-Gate Poly-Si Junctionless and Inversion Mode FET.

Authors :
Hsieh, Dong-Ru
Lin, Jer-Yi
Kuo, Po-Yi
Chao, Tien-Sheng
Source :
IEEE Transactions on Electron Devices. Nov2016, Vol. 63 Issue 11, p4179-4184. 6p.
Publication Year :
2016

Abstract

In this paper, the Pi-gate (PG) poly-Si junctionless (JL) and inversion mode (IM) FETs with a high aspect ratio (A.R. = channel thickness/channel width ~ 3.4) have been successfully fabricated and demonstrated by a method without using the costly lithography technique. This method has some advantages: 1) the thickness of channels can be controlled simply by thickness of poly-Si layer; 2) the shape of channels can be controlled effectively by rectangular silicon nitride (Si3N4) as hard masks; 3) the series resistance can be reduced by raised source/drain configurations; and 4) Si-compatible low thermal budget process. The PG poly-Si JL FETs show excellent electrical performance in terms of low gate overdrive voltage ( VG – V\mathrm{ TH} = 2 V), extremely near-ideal subthreshold swing (S.S.) ~68 mV/decade, steep average subthreshold swing (A.S.S.) ~ 73 mV/decade, smaller drain-induced barrier lowering ~9 mV/V, a higher ON/OFF current ratio \sim 1.1 \times 10^8 ( \textV\mathbf {D} = 1 V), and a better field-effect mobility ( \mu \mathrm{ FE}) \sim 35 (cm2/Vs) as compared with PG poly-Si IM FETs. Thus, these devices are very promising for future 3-D integrated circuits applications. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189383
Volume :
63
Issue :
11
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
119032730
Full Text :
https://doi.org/10.1109/TED.2016.2611021