Back to Search Start Over

Spatio-Temporal Bias-Tunable Readout Circuit for On-Chip Intelligent Image Processing.

Authors :
Fiorante, Glauco Rogerio Cugler
Ghasemi, Javad
Zarkesh-Ha, Payman
Krishna, Sanjay
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers. Nov2016, Vol. 63 Issue 11, p1825-1832. 8p.
Publication Year :
2016

Abstract

A new 96 \times 96 array of 30\ \mu\text{m}\times 30\ \mu\text{m} readout integrated circuit (ROIC) with an individual pixel tunable bias control is demonstrated. Detailed IC design, test structures, readout circuit building blocks, and applied techniques are discussed. The new ROIC is capable of providing a large voltage swing for the bias in both positive and negative polarities to each individual pixel, independently. These enhanced functionalities are achieved by modifying a capacitive transimpedance amplifier (CTIA) CMOS ROIC architecture. An FPGA-based test bench has also been developed to test and characterize the new ROIC system, for which software and hardware are described in detail. The test chip has been fabricated with 2P4M 0.35 \mu\text{m}$ high-voltage CMOS technology, where the bias voltage range is ±5 V and the output swing range is ±3.9 V. The demonstrated ROIC is an ideal infrastructure for implementation of region of interest enhancement and a solid base for infrared multispectral acquisition targeting an infrared retina. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
15498328
Volume :
63
Issue :
11
Database :
Academic Search Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
119138599
Full Text :
https://doi.org/10.1109/TCSI.2016.2593991