Back to Search
Start Over
A 0.5 to 1.7 Gbps PI-CDR with a Wide Frequency-Tracking Range.
- Source :
-
Journal of Circuits, Systems & Computers . Apr2018, Vol. 27 Issue 4, p-1. 17p. - Publication Year :
- 2018
-
Abstract
- This paper proposes a continuous-rate clock-data-recovery (CDR) circuit that covers a data rate range of 500Mbps to 1.7Gbps. The proposed CDR is based on the phase interpolation principle and implemented in 130nm CMOS. The design utilizes digital voter and phase control logic instead of analog charge pump and filter, which facilitates migration among different technologies. To avoid the phase interpolator (PI) getting into the nonlinear region, multiple modes are selected to limit the frequency range of the sampling clock within 500MHz to 1GHz. A 5mm2 test chip is fabricated, where the CDR core occupies 0.359mm2 of silicon area. The PI achieves a resolution of 7 bits and a good linearity of 0.9955. The proposed CDR also achieves a BER less than 10 and has a frequency tracking range of ppm. The power consumed by the proposed CDR is 32.6mW/Gbps. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 02181266
- Volume :
- 27
- Issue :
- 4
- Database :
- Academic Search Index
- Journal :
- Journal of Circuits, Systems & Computers
- Publication Type :
- Academic Journal
- Accession number :
- 126600909
- Full Text :
- https://doi.org/10.1142/S0218126618500640