Back to Search Start Over

A Fully Pipelined Hardware Architecture for Intra Prediction of HEVC.

Authors :
Min, Biao
Xu, Zhe
Cheung, Ray C. C.
Source :
IEEE Transactions on Circuits & Systems for Video Technology. Dec2017, Vol. 27 Issue 12, p2702-2713. 12p.
Publication Year :
2017

Abstract

Ultrahigh definition (UHD), such as 4K/8K, is becoming the mainstream of video resolution nowadays. High Efficiency Video Coding (HEVC) is the emerging video coding standard to process the encoding and decoding of UHD video. This paper first develops multiple techniques that allow the proposed hardware architecture for intra prediction of HEVC working in full pipeline. The proposed techniques include: 1) a novel buffer structure for reference samples; 2) a mode-dependent scanning order; and 3) an inverse method for reference sample extension. The size of the buffer is 3K b for luma component and 3K b for chroma components, providing sufficient accessing to the reference samples. Since the data dependency between two neighboring blocks is addressed by the mode-dependent scanning order, the proposed fully pipelined design can produce 4 pixels/clock cycle. As a result, the throughput of the proposed architecture is capable to support $3840 \times 2160$ videos at 30 frames/s. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
10518215
Volume :
27
Issue :
12
Database :
Academic Search Index
Journal :
IEEE Transactions on Circuits & Systems for Video Technology
Publication Type :
Academic Journal
Accession number :
126820466
Full Text :
https://doi.org/10.1109/TCSVT.2016.2593618