Back to Search Start Over

DC-Link Capacitor-Current Ripple Reduction in DPWM-Based Back-to-Back Converters.

Authors :
Tcai, Anatolii
Lee, Kyo-Beum
Shin, Hye-Ung
Source :
IEEE Transactions on Industrial Electronics. Mar2018, Vol. 65 Issue 3, p1897-1907. 11p.
Publication Year :
2018

Abstract

This paper proposes an improved offset selection method for discontinuous-pulse-width-modulation (DPWM)-based back-to-back converters to reduce dc-link current ripple. DPWM is introduced to power converters to diminish the stress on power transistors and prolong their lifespan. However, when using the DPWM method, the dc-link current ripple is increased in nonswitching regions of the power transistors. Moreover, in DPWM-based back-to-back converters, the dc-link current ripple reaches its maximum when the two transistors of both inverters are clamped in opposite directions. Therefore, the dc-link capacitors endure more stress, resulting in decreased life duration. To overcome this issue, the switching method should consider the clamping periods, when the current ripple increases. This can be achieved by modifying the DPWM offset, so that the clamping states of both converters are matched. The effectiveness of the proposed method is confirmed by both simulation and experimental results. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
02780046
Volume :
65
Issue :
3
Database :
Academic Search Index
Journal :
IEEE Transactions on Industrial Electronics
Publication Type :
Academic Journal
Accession number :
126885969
Full Text :
https://doi.org/10.1109/TIE.2017.2745453