Back to Search Start Over

Influences on Output Distortion in Voltage Source Inverter Caused by Power Devices? Parasitic Capacitance.

Authors :
Wang, Dafang
Zhang, Peng
Jin, Yi
Wang, Miaoran
Liu, Gang
Wang, Mingyu
Source :
IEEE Transactions on Power Electronics. May2018, Vol. 33 Issue 5, p4261-4273. 13p.
Publication Year :
2018

Abstract

Insertion of dead time in space vector pulse width modulation (SVPWM) causes phase voltage and current distortion or even zero-current clamping phenomenon, degrading the control performance of ac induction motor. In addition, analysis of distortion becomes more complicated due to the existence of parasitic capacitance in power switching device of voltage source inverter (VSI). This paper tries to make clear that how the parasitic capacitance influences VSI's output independently. First, an equivalent circuit of VSI containing parasitic capacitance is constructed. On that basis, mathematical expression of phase voltage distortion is derived from Kirchhoff's voltage law, Kirchhoff's current law, and charge and discharge characteristics of capacitance. Moreover, through the division of multiple zero-crossing regions in one phase current period, the difficulty of obtaining specific phase voltage error expressions is overcome. Second, to figure out the effect of parasitic capacitance, it is theoretically discussed in detail that how parasitic capacitances of different values affect phase voltage, current distortion, and zero-current clamping phenomenon. At last, simulations and experiments are carried out in which VSI with different parasitic capacitances is constructed by paralleling additional capacitors and with phase voltage feedback methods, the theoretical analysis can be verified. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
08858993
Volume :
33
Issue :
5
Database :
Academic Search Index
Journal :
IEEE Transactions on Power Electronics
Publication Type :
Academic Journal
Accession number :
127929132
Full Text :
https://doi.org/10.1109/TPEL.2017.2717859