Back to Search Start Over

Enhancement of the electrical performance of a printed organic thin film transistor through optimization of calendering process.

Authors :
Lee, Sang Hoon
Lee, Sangyoon
Source :
Organic Electronics. Mar2018, Vol. 54, p126-132. 7p.
Publication Year :
2018

Abstract

The surface roughness of a gate dielectric layer has a large effect on the electrical performance of a printed OTFT (Organic Thin Film Transistor). In this study, a treatment process called calendering is proposed to improve the electrical performance of a printed OTFT by reducing the surface roughness of the gate dielectric layer. Bottom-gate, bottom-contact structural p-type OTFT samples were fabricated by gravure printing (gate electrode and gate dielectric), inkjet printing (source/drain electrodes), and spin coating (p-type channel). Various calendering process conditions composed of temperature, speed, and nip pressure were applied in the fabrication process. Then the calendering process was optimized using the grey-based Taguchi method. For validation of the proposed method, surface roughness of the gate dielectric layer and electrical performance of the non-calendered and calendered OTFT samples were compared and analyzed. The experimental results show a significant improvement that is a 15.92% decrease in the surface roughness, a 15.46% increase in the on-off ratio, and a 30.50% increase in the field-effect mobility. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15661199
Volume :
54
Database :
Academic Search Index
Journal :
Organic Electronics
Publication Type :
Academic Journal
Accession number :
128185179
Full Text :
https://doi.org/10.1016/j.orgel.2017.12.025