Back to Search Start Over

Post place and route design-technology co-optimization for scaling at single-digit nodes with constant ground rules.

Authors :
Mattii, Luca
Milojevic, Dragomir
Debacker, Peter
Berekovic, Mladen
Sherazi, Syed Muhammad Yasser
Chava, Bharani
Bardon, Marie Garcia
Schuddinck, Pieter
Rodopoulos, Dimitrios
Baert, Rogier
Gerousis, Vassilios
Ryckaert, Julien
Raghavan, Praveen
Source :
Journal of Micro/Nanolithography, MEMS & MOEMS. Jan-Mar2018, Vol. 17 Issue 1, p1-13. 13p.
Publication Year :
2018

Abstract

Standard-cell design, technology choices, and place and route (P&R) efficiency are deeply interrelated in CMOS technology nodes below 10 nm, where lower number of tracks cells and higher pin densities pose increasingly challenging problems to the router in terms of congestion and pin accessibility. To evaluate and downselect the best solutions, a holistic design-technology co-optimization approach leveraging state-of-theart P&R tools is thus necessary. We adopt such an approach using the imec N7 technology platform, with contacted poly pitch of 42 nm and tightest metal pitch of 32 nm, by comparing post P&R area of an IP block for different standard cell configurations, technology options, and cell height. Keeping the technology node and the set of ground rules unchanged, we demonstrate that a careful combination of these solutions can enable area gains of up to 50%, comparable with the area benefits of migrating to another node. We further demonstrate that these area benefits can be achieved at isoperformance with >20% reduced power. As at the end of the CMOS roadmap, conventional scaling enacted through pitch reduction is made more and more challenging by constraints imposed by lithography limits, material resistivity, manufacturability, and ultimately wafer cost, the approach shown herein offers a valid, attractive, and low-cost alternative. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
19325150
Volume :
17
Issue :
1
Database :
Academic Search Index
Journal :
Journal of Micro/Nanolithography, MEMS & MOEMS
Publication Type :
Academic Journal
Accession number :
129018576
Full Text :
https://doi.org/10.1117/1.JMM.17.1.013503