Back to Search Start Over

Analytical model of surface potential and threshold voltage in gate-drain overlap FinFET.

Authors :
Das, Rajashree
Baishya, Srimanta
Source :
Microelectronics Journal. May2018, Vol. 75, p153-159. 7p.
Publication Year :
2018

Abstract

A gate-drain overlapped FinFET, which provides low leakage current (I OFF ) , high I ON current, and high I ON / I OFF ratio with low subthreshold swing ( SS ), is proposed. To have better physical inside of the proposed structure, a 3-D analytical model of surface potential is derived by solving Poisson's equation in the channel and overlap regions using superposition principle. Using the surface potential, a closed form expression for the threshold voltage is also derived. Both the surface potential and threshold voltage models show good agreement with TCAD simulation data for different values of channel lengths, fin heights, fin widths, gate work functions, and channel concentrations. Furthermore, the performance of the device is evaluated in digital circuit applications and interestingly, no overshoot and undershoot are observed in the transient characteristics in case of a low power inverter. Investigation shows that the gate-drain overlap region influences the device characteristics significantly. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00262692
Volume :
75
Database :
Academic Search Index
Journal :
Microelectronics Journal
Publication Type :
Academic Journal
Accession number :
129450017
Full Text :
https://doi.org/10.1016/j.mejo.2018.04.005