Back to Search Start Over

Low-Power High-Speed Analog Multiplier/Divider Based on a New Current Squarer Circuit.

Authors :
Maryan, Mohammad Moradinezhad
Ghanaatian, Ahmad
Azhari, Seyed Javad
Abrishamifar, Adib
Source :
Arabian Journal for Science & Engineering (Springer Science & Business Media B.V. ). Jun2018, Vol. 43 Issue 6, p2909-2918. 10p.
Publication Year :
2018

Abstract

In this paper, a CMOS ultra-low-power, high-speed four-quadrant current multiplier/divider circuit is presented. Based on square-difference approach, the proposed circuit is using a new current squarer with MOS transistors operating in weak inversion region. The translinear loops are the basic building blocks in realization of the current-mode two-quadrant squarer and four-quadrant multiplier/divider circuits. The proposed designs have been simulated using HSPICE in 0.18 μm<inline-graphic></inline-graphic> TSMC CMOS (level-49 parameter) process. Post-layout simulation results with 0.8 V power supply show the total power dissipation of 770 nW, the total harmonic distortion of 0.67% (at 100 kHz), the maximum linearity error of 2%, and the − 3 dB bandwidth of 34.1 MHz. Monte Carlo analysis is also performed to ensure the stability and robustness of the circuit’s performance in the presence of the PVT (process, voltage, and temperature) variations. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
2193567X
Volume :
43
Issue :
6
Database :
Academic Search Index
Journal :
Arabian Journal for Science & Engineering (Springer Science & Business Media B.V. )
Publication Type :
Academic Journal
Accession number :
129451615
Full Text :
https://doi.org/10.1007/s13369-017-2968-2