Back to Search Start Over

Energy efficient implementation of multi-phase quasi-adiabatic Cyclic Redundancy Check in near field communication.

Authors :
Maheshwari, Sachin
Bartlett, V.A.
Kale, Izzet
Source :
Integration: The VLSI Journal. Jun2018, Vol. 62, p341-352. 12p.
Publication Year :
2018

Abstract

Ultra-low power operation in power-limited portable devices (e.g. cell phone and smartcard) is paramount. Existing conventional CMOS consume high energy. The adiabatic logic technique has the potential of rendering energy efficient operation. In this paper, a multi-phase quasi-adiabatic implementation of 16-bit Cyclic Redundancy Check (CRC) is proposed, compliant with the ISO/IEC-14443 standard for contactless smart cards. In terms of a number of CRC bits, the design is scalable and all generator polynomials and initial load values can be accommodated. The CRC design is used as a vehicle to evaluate a range of adiabatic logic styles and power-clock strategies. The effects of voltage scaling and variations in Process-Voltage-Temperature (PVT) are also investigated providing an insight into the robustness of adiabatic logic styles. PFAL and IECRL designs using a 4-phase power-clock are shown to be both the most energy-efficient and robust designs. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
01679260
Volume :
62
Database :
Academic Search Index
Journal :
Integration: The VLSI Journal
Publication Type :
Academic Journal
Accession number :
129752858
Full Text :
https://doi.org/10.1016/j.vlsi.2018.04.002