Back to Search Start Over

Hybrid SVPWM Scheme to Minimize the Common-Mode Voltage Frequency and Amplitude in Voltage Source Inverter Drives.

Authors :
Janabi, Ameer
Wang, Bingsen
Source :
IEEE Transactions on Power Electronics. Feb2019, Vol. 34 Issue 2, p1595-1610. 16p.
Publication Year :
2019

Abstract

In this paper, a hybrid space vector pulsewidth modulation synthesis is proposed to lower the frequency and amplitude of the common-mode voltage (CMV). The conventional space vector pulsewidth modulation (SVPWM) techniques for inverters generate a high-frequency CMV. The CMV causes significant bearing current flowing through the path to the ground and leads to premature bearing failure, especially in high switching frequency drive systems. Furthermore, previously proposed CMV reduction studies focus on the reduction of CMV amplitude, leaving a high-frequency CMV. The proposed control algorithm divides each sector in the space vector hexagon into three segments based on the modulation index and the angle of the reference voltage vector. In each segment, the space vectors that produce minimal CMV are selected to synthesize the reference voltage vector. A fair comparison with the conventional CMV reduction methods is made by comparing the CMV characteristics, harmonic distortion factor, dc current ripple, and the switching losses for each method. Both simulation and experimental results have validated the effectiveness of the proposed approach. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
08858993
Volume :
34
Issue :
2
Database :
Academic Search Index
Journal :
IEEE Transactions on Power Electronics
Publication Type :
Academic Journal
Accession number :
133690759
Full Text :
https://doi.org/10.1109/TPEL.2018.2834409