Back to Search Start Over

Hierarchical Verification of AMS Systems With Affine Arithmetic Decision Diagrams.

Authors :
Zivkovic, Carna
Grimm, Christoph
Olbrich, Markus
Scharf, Oliver
Barke, Erich
Source :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems. Oct2019, Vol. 38 Issue 10, p1785-1798. 14p.
Publication Year :
2019

Abstract

Formal methods are a promising alternative to simulation-based verification of mixed-signal systems. However, in practice, such methods fail to scale with heterogeneity and complexity of today’s analog/mixed-signal systems. Furthermore, it is unclear how they can be integrated into existing verification flows. This paper shows a path to overcome these obstacles. The idea is to use a hierarchical verification flow, in which components can be verified by formal methods or by multirun simulation. To transport verification results across hierarchies, we represent parameters and properties by affine arithmetic decision diagrams. We study to which extent this approach fulfills the needs of practical application by the verification of a phase-locked loop of an IEEE 802.15.4 transceiver system. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02780070
Volume :
38
Issue :
10
Database :
Academic Search Index
Journal :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems
Publication Type :
Academic Journal
Accession number :
138733242
Full Text :
https://doi.org/10.1109/TCAD.2018.2864238