Back to Search Start Over

Analysis of FinFET-Based Adiabatic Circuits for the Design of Arithmetic Structures.

Authors :
Bhuvana, B. P.
Bhaaskaran, V. S. Kanchana
Source :
Journal of Circuits, Systems & Computers. Jan2020, Vol. 29 Issue 1, pN.PAG-N.PAG. 23p.
Publication Year :
2020

Abstract

This paper presents the adiabatic logic called 2 N – N –2 P , which can operate with less number of transistors and high energy efficiency than the existing circuit styles. It is a dual rail logic operated by four-phase power clock (PC). The 2 N – N –2 P adiabatic logic is capable of operating through a wide range of frequency from 100 MHz to 1 GHz. Relentless scaling of MOSFETs towards lower technology nodes results in short channel effects in addition to increasing higher leakage current issues. In this scenario, FinFET advantageously replaces MOSFET with its unique features of the elimination of the short channel effects encountered by the MOSFETs with its gate structure that wraps around the channel completely. It incurs that the lower energy consumption and the feasibility of designing energy recovery circuits using FinFETs are analyzed in this paper. Comparatively, the energy efficiency of FinFET-based 2 N – N –2 P against the 2 N 2 N 2 P and Positive Feedback Adiabatic Logic (PFAL) are analyzed. Simulation results also validate the robustness and efficiency of 2 N – N –2 P adiabatic logic circuit under process parameter variations of FinFET technology. Complex adiabatic adders and multipliers taken as bench mark circuits have been designed using 32-nm FinFET technology node and the results validate the enhanced energy efficiency characteristics of 2 N – N 2 P over 2 N 2 N 2 P and PFAL designs. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02181266
Volume :
29
Issue :
1
Database :
Academic Search Index
Journal :
Journal of Circuits, Systems & Computers
Publication Type :
Academic Journal
Accession number :
142184960
Full Text :
https://doi.org/10.1142/S0218126620500164