Back to Search Start Over

IMAC: In-Memory Multi-Bit Multiplication and ACcumulation in 6T SRAM Array.

Authors :
Ali, Mustafa
Jaiswal, Akhilesh
Kodge, Sangamesh
Agrawal, Amogh
Chakraborty, Indranil
Roy, Kaushik
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers. Aug2020, Vol. 67 Issue 8, p2521-2531. 11p.
Publication Year :
2020

Abstract

‘In-memory computing’ is being widely explored as a novel computing paradigm to mitigate the well known memory bottleneck. This emerging paradigm aims at embedding some aspects of computations inside the memory array, thereby avoiding frequent and expensive movement of data between the compute unit and the storage memory. In-memory computing with respect to Silicon memories has been widely explored on various memory bit-cells. Embedding computation inside the 6 transistor (6T) SRAM array is of special interest since it is the most widely used on-chip memory. In this paper, we present a novel in-memory multiplication followed by accumulation operation capable of performing parallel dot products within 6T SRAM without any changes to the standard bitcell. We, further, study the effect of circuit non-idealities and process variations on the accuracy of the LeNet-5 and VGG neural network architectures against the MNIST and CIFAR-10 datasets, respectively. The proposed in-memory dot-product mechanism achieves 88.8% and 99% accuracy for the CIFAR-10 and MNIST, respectively. Compared to the standard von Neumann system, the proposed system is $6.24\times $ better in energy consumption and $9.42\times $ better in delay. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15498328
Volume :
67
Issue :
8
Database :
Academic Search Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
144890714
Full Text :
https://doi.org/10.1109/TCSI.2020.2981901