Back to Search Start Over

A high-speed fixed width floating-point multiplier using residue logarithmic number system algorithm.

Authors :
Rubia, J Jency
Sathish Kumar, GA
Source :
International Journal of Electrical Engineering Education. Oct2020, Vol. 57 Issue 4, p361-375. 15p. 1 Diagram, 2 Charts, 3 Graphs.
Publication Year :
2020

Abstract

The Residue Logarithmic Number System (RLNS) in digital mathematics allows multiplication and division to be performed considerably quickly and more precisely than the extensively used Floating-Point number setups. RLNS in the pitch of large scale integrated circuits, digital signal processing, multimedia, scientific computing and artificial neural network applications have Fixed Width property which has equal number of in and out bit width; hence, these applications need a Fixed Width multiplier. In this paper, a Fixed Width-Floating-Point multiplier based on RLNS was proposed to increase the processing speed. The truncation errors were reduced by using Taylor series. RLNS is the combination of both the residue number system and the logarithmic number system, and uses a table lookup including all bits for expansion. The proposed scheme is effective with regard to speed, area and power utilization in contrast to the design of conservative Floating-Point mathematics designs. Synthesis results were obtained using a Xilinx 14.7 ISE simulator. The area is 16,668 µm2, power is 37 mW, delay is 6.160 ns and truncation error can be lessened by 89% as compared with the direct-truncated multiplier. The proposed Fixed Width RLNS multiplier performs with lesser compensation error and with minimal hardware complexity, particularly as multiplier input bits increment. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00207209
Volume :
57
Issue :
4
Database :
Academic Search Index
Journal :
International Journal of Electrical Engineering Education
Publication Type :
Academic Journal
Accession number :
144891378
Full Text :
https://doi.org/10.1177/0020720918813836