Back to Search Start Over

An improved current mode logic latch for high‐speed applications.

Authors :
Kumawat, Mahesh
Upadhyay, Abhishek Kumar
Sharma, Sanjay
Kumar, Ravi
Singh, Gaurav
Vishvakarma, Santosh Kumar
Source :
International Journal of Communication Systems. Sep2020, Vol. 33 Issue 13, p1-9. 9p.
Publication Year :
2020

Abstract

Summary: In this paper, an improved current mode logic (CML) latch design is proposed for high‐speed on‐chip applications. Transceivers use various methods in fast data transmission in wireless/wire‐line application. For an asynchronous transceiver, the improved CML latch is designed using additional NMOS transistors in conventional CML latch which helps to boost the output voltage swing. The proposed low‐power CML latch‐based frequency divider is compatible for higher operating frequency (16 GHz). Next, the delay model is also developed based on small signal equivalent circuit for the analysis of the proposed latch. The output voltage behavior of the proposed latch is analyzed using 180‐nm standard CMOS technology. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
10745351
Volume :
33
Issue :
13
Database :
Academic Search Index
Journal :
International Journal of Communication Systems
Publication Type :
Academic Journal
Accession number :
144907159
Full Text :
https://doi.org/10.1002/dac.4118