Back to Search Start Over

LUT Input Reordering to Reduce Aging Impact on FPGA LUTs.

Authors :
Ebrahimi, Mohammad
Sadeghi, Rezgar
Navabi, Zainalabedin
Source :
IEEE Transactions on Computers. Oct2020, Vol. 69 Issue 10, p1500-1506. 7p.
Publication Year :
2020

Abstract

In this article, we propose a fine-grained FPGA aging mitigation method. Our method focuses on Look Up Tables (LUTs) on which Boolean functions are mapped. Based on our observations, for any configuration, even if it is carefully selected, a number of LUT transistors experience severe stress rates. Therefore, an algorithm is presented to select several alternative configurations for each LUT. Alternative configurations are obtained by LUT input reordering. These alternative configurations are rotationally loaded into the FPGA. Experimental results shows that our method achieves 263 and 14.1 percent Mean Time To Failure (MTTF) improvement for Hot Carrier Injection (HCI) and Bias Temperature Instability (BTI), respectively. Additionally, due to changing only local routings, our method imposes up to 1 percent performance overhead to the systems. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189340
Volume :
69
Issue :
10
Database :
Academic Search Index
Journal :
IEEE Transactions on Computers
Publication Type :
Academic Journal
Accession number :
145693347
Full Text :
https://doi.org/10.1109/TC.2020.2974955