Back to Search Start Over

Reliability of Logic-in-Memory Circuits in Resistive Memory Arrays.

Authors :
Zanotti, Tommaso
Zambelli, Cristian
Puglisi, Francesco Maria
Milo, Valerio
Perez, Eduardo
Mahadevaiah, Mamathamba K.
Ossorio, Oscar G.
Wenger, Christian
Pavan, Paolo
Olivo, Piero
Ielmini, Daniele
Source :
IEEE Transactions on Electron Devices. Nov2020, Vol. 67 Issue 11, p4611-4615. 5p.
Publication Year :
2020

Abstract

Logic-in-memory (LiM) circuits based on resistive random access memory (RRAM) devices and the material implication logic are promising candidates for the development of low-power computing devices that could fulfill the growing demand of distributed computing systems. However, these circuits are affected by many reliability challenges that arise from device nonidealities (e.g., variability) and the characteristics of the employed circuit architecture. Thus, an accurate investigation of the variability at the array level is needed to evaluate the reliability and performance of such circuit architectures. In this work, we explore the reliability and performance of smart IMPLY (SIMPLY) (i.e., a recently proposed LiM architecture with improved reliability and performance) on two 4-kb RRAM arrays based on different resistive switching oxides integrated in the back end of line (BEOL) of the 0.25-μm BiCMOS process. We analyze the tradeoff between reliability and energy consumption of SIMPLY architecture by exploiting the results of an extensive array-level variability characterization of the two technologies. Finally, we study the worst case performance of a full adder implemented with the SIMPLY architecture and benchmark it on the analogous CMOS implementation. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189383
Volume :
67
Issue :
11
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
147319737
Full Text :
https://doi.org/10.1109/TED.2020.3025271