Back to Search Start Over

Using Rotator Transformations to Simplify FFT Hardware Architectures.

Authors :
Andersson, Rikard
Garrido, Mario
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers. Dec2020, Vol. 67 Issue 12, p4784-4793. 10p.
Publication Year :
2020

Abstract

In this paper, we present a new approach to simplify fast Fourier transform (FFT) hardware architectures. The new approach is based on a group of transformations called decimation, reduction, center, move and merge. By combining them it is possible to transform the rotators at different FFT stages, move them to other stages and merge them in such a way that the resulting rotators are simpler than the original ones. The proposed approach can be combined with other existing techniques such coefficient selection and shift-and-add implementation, or rotator allocation in order to obtain low-complexity FFT hardware architectures. To show the effectiveness of the proposed approach, it has been applied to single-path delay feedback (SDF) FFT hardware architectures, where it is observed that the complexity of the rotators is reduced up to 33%. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15498328
Volume :
67
Issue :
12
Database :
Academic Search Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
147400954
Full Text :
https://doi.org/10.1109/TCSI.2020.3006253