Back to Search Start Over

Reducing bypass‐based network‐on‐chip latency using priority mechanism.

Authors :
Noghondar, Amir Fadakar
Reshadi, Midia
Bagherzadeh, Nader
Source :
IET Computers & Digital Techniques (Wiley-Blackwell). Jan2018, Vol. 12 Issue 1, p1-8. 8p.
Publication Year :
2018

Abstract

In the movement from a multi‐core to a many‐core era, cores count on the chip increases quickly thus interconnect plays a large role in achieving the desired performance. Network‐on‐chip (NoC) is the most widely used interconnect as a scalable alternative for traditional shared bus in many‐core chips. As the dimensions of mesh‐based NoC increase, routers and links serve as a major part to achieve the desired performance and low‐latency communication between cores. In this study, the authors propose an arbitration mechanism for NoC that leads to a reduction in congestion delay in routers as well as the network latency. The proposed mechanism is compatible with the bypass and baseline pipeline in routers. System simulations with Noxim demonstrate reduction in latencies and power consumption using different routing algorithms for 4×4,8×8 and 16×16 mesh topologies, as compared with a baseline router. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
17518601
Volume :
12
Issue :
1
Database :
Academic Search Index
Journal :
IET Computers & Digital Techniques (Wiley-Blackwell)
Publication Type :
Academic Journal
Accession number :
148454854
Full Text :
https://doi.org/10.1049/iet-cdt.2016.0161