Back to Search Start Over

High-speed and low-cost carry select adders utilizing new optimized add-one circuit and multiplexer-based logic.

Authors :
Rudposhti, Maytham Allahi
Valinataj, Mojtaba
Source :
Integration: The VLSI Journal. Jul2021, Vol. 79, p61-72. 12p.
Publication Year :
2021

Abstract

In this paper, we propose some SQuare-RooT (SQRT) Carry SeLect Adder (CSLA) architectures including a high-speed design, a design with the lowest area compared to previous CSLAs, and two hybrid designs. The first proposed architecture is an optimized design of the Binary to Excess-1 Converter (BEC)-based CSLA by employing a new fast and merged add-one and multiplexing circuit. This architecture in addition to attaining much lower area, delay and energy consumption compared to the BEC CSLA, requires almost the same area compared to the best existing CSLA i.e. IRredundant Carry Generation and Selection scheme (IRCGS CSLA) while providing a higher speed. The second proposed CSLA as the lowest-area design is the area-optimized architecture of IRCGS CSLA that exploits a new logic optimization while maintaining its speed. This scheme makes use of a multiplexer-based logic to reduce the number of gates and to achieve a more compact design. In addition, two hybrid CSLAs are proposed by exploiting the benefits of both proposed CSLA architectures. Experimental results show that the hybrid CSLAs lead to lowest area-delay product and energy-delay product among all the proposed and previous designs in a wide range of 8-bit to 128-bit adder size. In fact, 10–48% reduction in area-delay product and 8–65% reduction in energy-delay product are achieved compared to previous designs. Moreover, the hybrid CSLAs outperform the best existing design with respect to all three parameters of area, delay and energy. • New carry select adder (CSLA) architectures are proposed based on previous designs, with better design parameters. • The first is an add-one based CSLA with a fast architecture and the second is a design with the lowest area among all CSLAs. • Two other CSLAs called hybrid designs are proposed based on the combination of two first designs to obtain more enhancements. • Proposed hybrid CSLAs require lower area, delay, energy and energy-delay product compared to all previous design. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
01679260
Volume :
79
Database :
Academic Search Index
Journal :
Integration: The VLSI Journal
Publication Type :
Academic Journal
Accession number :
150256588
Full Text :
https://doi.org/10.1016/j.vlsi.2021.03.007