Back to Search Start Over

A 1 GS/s 10bit SAR ADC with background calibration in 28 nm CMOS.

Authors :
Qiu, Zheng
Ouyang, Yudong
Yang, Lijie
Sun, Liqi
Source :
Microelectronics Journal. Aug2021, Vol. 114, pN.PAG-N.PAG. 1p.
Publication Year :
2021

Abstract

This paper presents a two-channel 10-bit successive approximation register (SAR) analog-to-digital converter (ADC) in 28 nm CMOS. Multi-bit/cycle SAR ADC with redundancy is proposed. Novel background calibration for multi-bit/cycle SAR ADC is applied in the prototype ADC monitoring and calibrating the offset between DACs. The ADC achieves both high speed and low power by combining several features, namely digital calibration, redundancy, foreground calibrated dynamic comparator and leakage-immune dynamic logic. According to the simulation, the proposed calibration technique significantly improves linearity exhibiting 77.69 dB SFDR and 60.95 dB SNDR with Nyquist-frequency input at 1 GS/s sampling rate. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00262692
Volume :
114
Database :
Academic Search Index
Journal :
Microelectronics Journal
Publication Type :
Academic Journal
Accession number :
151632389
Full Text :
https://doi.org/10.1016/j.mejo.2021.105120