Back to Search Start Over

A Cost-Effective TSV Repair Architecture for Clustered Faults in 3-D IC.

Authors :
Ni, Tianming
Xu, Qi
Huang, Zhengfeng
Liang, Huaguo
Yan, Aibin
Wen, Xiaoqing
Source :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems. Sep2021, Vol. 40 Issue 9, p1952-1956. 5p.
Publication Year :
2021

Abstract

Due to the winding level of the thinned wafers and the surface roughness of silicon dies, the through-silicon vias (TSVs) defect tend to be clustered, reducing the yield of 3-D integrated circuit significantly. To tackle this fault clustering problem, the existing TSV repair methods adopt the TSV redundancy idea, which brings a major cost to 3-D integration. In this brief, a honeycomb-TDMA TSV design is proposed to mitigate the impact of multiple clustered faults without the need of redundant TSVs (RTSVs), thereby decreasing the area overhead and enhances the yield. The yield of the honeycomb-TDMA architecture can achieve 91.38%–99.67% for different benchmark circuits from IWLS 2005, which has the highest yield. Furthermore, our design achieves total additional hardware (timing delay overhead) reduction by 83.70%–86.85% (46.01%–55.96%), 66.89%–73.25% (29.41%–38.49%), 68.02%–74.20% (41.40%–52.20%), 60.60%–68.18% (18.09%–33.18%), and 75.86%–80.52% (3.05%–20.91%), respectively, compared with router-based, ring-based, group-based, cellular-based, and honeycomb-based methods. Therefore, the proposed architecture is the best choice in terms of yields, hardware overhead, and timing delay. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02780070
Volume :
40
Issue :
9
Database :
Academic Search Index
Journal :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems
Publication Type :
Academic Journal
Accession number :
153187947
Full Text :
https://doi.org/10.1109/TCAD.2020.3025169