Back to Search Start Over

A Compact Model for Nanowire Tunneling-FETs.

Authors :
Lu, Bin
Wang, Dawei
Cui, Yan
Li, Zhu
Chai, Guoqiang
Dong, Linpeng
Zhou, Jiuren
Wang, Guilei
Miao, Yuanhao
Lv, Zhijun
Lu, Hongliang
Source :
IEEE Transactions on Electron Devices. Jan2022, Vol. 69 Issue 1, p419-426. 8p.
Publication Year :
2022

Abstract

The nanowire gate-all-around structure with the ultimate channel electrostatic integrity exhibits the best immunity to short channel effects and improved scaling capability compared with other multigate structures. In this article, both the tunneling current and capacitance models are developed simultaneously for nanowire tunneling field-effect transistors (FETs). Based on the same surface potential model, the developed current model and capacitance model share the common parameters and therefore can be easily integrated as a complete model for circuit-level simulations. Moreover, there is no iterative process involved during the model derivation indicating the models would be efficient for circuit simulations. The proposed models are also implemented into a circuit simulator with SPICE net-list to simulate the inverter, NAND, and NOR gates. Correct circuit behaviors obtained validate the model compatibility with the SPICE platform and usefulness for the further investigation of nanowire-based tunnel FET (TFET) circuits. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189383
Volume :
69
Issue :
1
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
154824471
Full Text :
https://doi.org/10.1109/TED.2021.3123933