Back to Search Start Over

Investigation of the Source/Drain Asymmetric Effects Due to Gate Misalignment in Planar Double-Gate MOSFETs.

Authors :
Chunshan Yin
Chan, Philip C. H.
Source :
IEEE Transactions on Electron Devices. Jan2005, Vol. 52 Issue 1, p85-90. 6p.
Publication Year :
2005

Abstract

A planar double-gate SOI MOSFET (DG-SOI) with thin channel and thick source/drain (S/D) was successfully fabricated. Using both experimental data and simulation results, the S/D asymmetric effect induced by gate misalignment was studied. For a misaligned DG-SOI, there is gate nonoverlapped region on one side and extra gate overlapped region on the other side. The nonoverlapped region introduces extra series resistance and weakly controlled channel, while the extra overlapped region introduces additional overlap capacitance and gate leakage current. We compared two cases: bottom gate shift to source side (DG-S) and bottom gate shift to drain side (DG-D). At the same gate misalignment value, DG-S resulted in a larger drain-induced barrier lowering effect and smaller overlap capacitance at drain side than DG-D. Because of reduced drain-side capacitance, the speed of three-stage ring oscillator of DG-S, with 20% gate misalignment length (Lmis) is over gate length (Lg), or Lmis/Lg = 20%, was faster than that of two-gate aligned DG-SOI. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189383
Volume :
52
Issue :
1
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
15633269
Full Text :
https://doi.org/10.1109/TED.2004.841349