Back to Search Start Over

Extended Methodology to Determine SRAM Write Margin in Resistance-Dominated Technology Node.

Authors :
Liu, Hsiao-Hsuan
Salahuddin, Shairfe M.
Abdi, Dawit
Chen, Rongmei
Weckx, Pieter
Matagne, Philippe
Catthoor, Francky
Source :
IEEE Transactions on Electron Devices. Jun2022, Vol. 69 Issue 6, p3113-3117. 5p.
Publication Year :
2022

Abstract

An extended write-ability methodology of static random-access memory (SRAM) in advanced technology nodes is proposed in this article. Increased bitline (BL) resistance in sub-10 nm node has hindered BL from fully discharge during a write operation. Furthermore, the write ability is degraded by an increased leakage current of half-selected bitcells on BL and BL capacitance operated in high frequency. In a realistic write operation, BL parasitics also cause 30% SRAM yield loss in interconnect resistance-dominated technology nodes. Thus, this proposed method analyzes the time-dependent impacts of BL parasitic resistors, capacitors, and pass-gate (PG) transistors on write margin considering the negative BL (NBL) assist technique. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189383
Volume :
69
Issue :
6
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
157582706
Full Text :
https://doi.org/10.1109/TED.2022.3165738