Back to Search
Start Over
Designing Deep Learning Hardware Accelerator and Efficiency Evaluation.
- Source :
-
Computational Intelligence & Neuroscience . 7/13/2022, p1-11. 11p. - Publication Year :
- 2022
-
Abstract
- With the swift development of deep learning applications, the convolutional neural network (CNN) has brought a tremendous challenge to traditional processors to fulfil computing requirements. It is urgent to embrace new strategies to improve efficiency and diminish energy consumption. Currently, diverse accelerator strategies for CNN computation based on the field-programmable gate array (FPGA) platform have been gradually explored because they have edges of high parallelism, low power consumption, and better programmability. This paper first illustrates state-of-the-art FPGA-based accelerator design by emphasizing the contributions and limitations of existing research works. Subsequently, we demonstrated significant concepts of parallel computing (PC) in the convolution algorithm and discussed how to accomplish parallelism based on the FPGA hardware structure. Eventually, with the proposed CPU+ FPGA framework, we performed experiments and compared the performance against traditional computation strategies in terms of the operation efficiency and energy consumption ratio. The results revealed that the efficiency of the FPGA platform is much higher than that of the central processing unit and graphics processing unit. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 16875265
- Database :
- Academic Search Index
- Journal :
- Computational Intelligence & Neuroscience
- Publication Type :
- Academic Journal
- Accession number :
- 157948472
- Full Text :
- https://doi.org/10.1155/2022/1291103