Back to Search Start Over

A 9.8–12.5 Gb/s Low-Jitter Reference-Less Clock and Data Recovery Circuit.

Authors :
Song, Shuxiang
Liu, Zefa
Cen, Mingcan
Cai, Chaobo
Source :
Journal of Circuits, Systems & Computers. 7/30/2022, Vol. 31 Issue 11, p1-14. 14p.
Publication Year :
2022

Abstract

In this paper, we propose a low-jitter reference-less clock and data recovery (CDR) circuit with a speed range of 9.8–12.5 Gb/s. The proposed CDR uses a multi-stage half-rate bang-bang phase detector (ML-HR-BBPD) to maximize the quantization of the phase difference. In addition, a unit interval adjuster (UIA) is added to the CDR circuit. So that the circuit can minimize the phase detector's phase error before the output clock frequency is locked. Finally, the loop filter (LF) is improved to realize the coarse and fine adjustment of the phase error over a wide range of phase differences. The CDR circuit's total power consumption is reduced by using a half-rate phase detector. The CDR circuit was fabricated in TSMC 40 nm CMOS process. The measured results are obtained in the proposed CDR circuit at a data rate of 12.5 Gb/s. With a pseudo-random bit sequence (PRBS) of 2 3 1 − 1 , the measured result shows that the bit error rate (BER) is < 1 0 − 1 2 , and the root mean square jitter recovered in the output is 0.302 p s rms . The circuit's jitter tolerance (JTOL) is 0.46 UIpp, and its total power consumption is 74.8 mW with a 5.98 pJ/bit energy efficiency. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02181266
Volume :
31
Issue :
11
Database :
Academic Search Index
Journal :
Journal of Circuits, Systems & Computers
Publication Type :
Academic Journal
Accession number :
158143695
Full Text :
https://doi.org/10.1142/S0218126622501900