Back to Search Start Over

A Transient-Enhanced Low-Power Standard-Cell-Based Digital LDO.

Authors :
Sood, Lalit
Agarwal, Alpana
Source :
Arabian Journal for Science & Engineering (Springer Science & Business Media B.V. ). Nov2022, Vol. 47 Issue 11, p13943-13953. 11p.
Publication Year :
2022

Abstract

In this article, a transient-enhanced fully synthesizable digital low dropout regulator (FS-DLDO) is proposed for ultra-low-power applications. The FS-DLDO uses a fully synthesizable comparator (FS-Com) to sense load variations. A digital logic controller (D-CTRL) tunes the output voltage (VO) through a quad-loop architecture. The quad-loop architecture uses short bidirectional shift registers (BSR) to achieve fast-transient response and reduce leakage current. In addition, the FS-DLDO supports freeze-mode to regulate a ripple-free VO and minimize power consumption at a steady state. To demonstrate this entire design using standard-cells, the P-MOSFET array (PTA) used in traditional digital low dropout regulator (DLDO) is replaced with an array of three-state buffers (TSA). The layout is created using digital design flow in TSMC CMOS 45 nm process, which occupies a 6708 µm2 area. For a power supply (VSUP) range of 0.5–1 V, the FS-DLDO can provide regulated VO with a 50 mV dropout voltage. At VSUP = 500 mV and clock frequency (fCLK) of 10 MHz, the proposed regulator achieves a transient response time of 0.91 µs. This prototype achieves a peak current efficiency of 99.90% and produces a ripple-free VO at a steady state. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
2193567X
Volume :
47
Issue :
11
Database :
Academic Search Index
Journal :
Arabian Journal for Science & Engineering (Springer Science & Business Media B.V. )
Publication Type :
Academic Journal
Accession number :
160293947
Full Text :
https://doi.org/10.1007/s13369-022-06592-0