Back to Search Start Over

Design of a Configurable Third-Order Gm-C Filter Using QFG and BD-QFG MOS-Based OTA for Fast Locking Speed PLL.

Authors :
Gupta, Priti
Jana, Sanjay Kumar
Source :
Journal of Circuits, Systems & Computers. Feb2023, Vol. 32 Issue 3, p1-19. 19p.
Publication Year :
2023

Abstract

High-speed PLL is highly demanding with the advancement in the VLSI market. PLL performance gets affected due to bandwidth limitation. This paper presents third-order configurable transconductance capacitance ( G m - C)-based loop filter for high-speed PLL. Operational transconductance amplifier (OTA) serves as a basic cell of the G m - C filter. Quasi-floating gate (QFG) and Bulk-driven qausi-floating gate (BD-QFG) MOS-based differential input folded cascode (FC) OTAs are proposed for low-voltage operation. Here, DC gain of the BD-QFG FC OTA enhanced 5.18% than QFG FC OTA. The proposed OTAs enhanced DC gain, CMRR, UGB and FOM along with reduction in the power consumption in comparison to the state-of-art work. Further, third-order G m - C filters are designed using both QFG and BD-QFG MOS-based OTAs and achieved − 3 dB cut-off frequency of 16.51 MHz and 17.22 MHz, respectively. The proposed QFG and BD-QFG MOS-based filters achieved 22.42% and 21.53% reduction in power than the reported result, respectively. The locking time of integer-N PLL is calculated as 0.33 μ s and 0.32 μ s, respectively, through an analytical approach. The transistor-level simulation has been done in 0.18 μ m CMOS process. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02181266
Volume :
32
Issue :
3
Database :
Academic Search Index
Journal :
Journal of Circuits, Systems & Computers
Publication Type :
Academic Journal
Accession number :
161606609
Full Text :
https://doi.org/10.1142/S0218126623500408