Back to Search
Start Over
An unconstrained relaxation digital‐to‐analog converter using optimal bit sequence.
- Source :
-
Electronics Letters (Wiley-Blackwell) . May2023, Vol. 59 Issue 9, p1-3. 3p. - Publication Year :
- 2023
-
Abstract
- Based on the relaxation digital‐to‐analog converter (ReDAC) architecture and the capacitor charge/discharge function under discrete time conditions, this paper proposes a new mathematical model for the output voltage of the ReDAC to implement the unconstrained relaxation DAC (Uc‐ReDAC). The system clock calibration is not required. An adaptive probabilistic binary particle swarm optimization (AP‐BPSO) algorithm is proposed for solving the binary coding configuration problem under the Uc‐ReDAC model. Simulation results show that the 8‐bit (10‐bit) Uc‐ReDAC has an average sampling rate of 7.9 MS/s (6.76 MS/s). [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 00135194
- Volume :
- 59
- Issue :
- 9
- Database :
- Academic Search Index
- Journal :
- Electronics Letters (Wiley-Blackwell)
- Publication Type :
- Academic Journal
- Accession number :
- 163743688
- Full Text :
- https://doi.org/10.1049/ell2.12813