Back to Search Start Over

Implementation of Efficient Vedic Multiplier and Its Performance Evaluation.

Authors :
Mugatkar, Ashutosh
Gajre, Suhas S.
Source :
Journal of Circuits, Systems & Computers. Oct2023, Vol. 32 Issue 15, p1-17. 17p.
Publication Year :
2023

Abstract

The ancient Vedic mathematics is well known for quicker handy multiplications but its recognition as an integrated circuit core against existing hardware multipliers is not established. As optimized hardware implementation of binary multiplier is one of the prominent unsolved problems in computer architecture, this paper proposes efficient Urdhava Tiryakbhyam Vedic multiplier architecture and compares it with the set of hierarchical multiplication algorithms which generate multiplication result in a single clock cycle. Two innovative algorithms are proposed here, one with a compact structure and another for faster execution. Also, its optimized transistor level layout is designed and implemented. To maintain homogeneity for comparison, all the algorithms are programmed on a common HDL language platform and analyzed with the same tool and technology. Final results indicate that the proposed architecture delivers 15.5% less power delay product (PDP) compared to closest competitor algorithm. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02181266
Volume :
32
Issue :
15
Database :
Academic Search Index
Journal :
Journal of Circuits, Systems & Computers
Publication Type :
Academic Journal
Accession number :
172868049
Full Text :
https://doi.org/10.1142/S0218126623502535